## **TECHNICAL REFERENCE DOCUMENT: DESIGN & APPLICATION GUIDELINES**

## **OPERATING INFORMATION**

## Input Voltage

The input voltage range 38V to 60V (dc) meets the requirements for normal input voltage range in 48V systems, 40.5V to 57.0V.

Short duration transient disturbances can occur on the DC distribution and input of the product when a short circuit fault occurs on the equipment side of a protective device (fuse or circuit breaker). The voltage level, duration and energy of the disturbance are dependent on the particular DC distribution network characteristics and can be sufficient to damage the product unless measures are taken to suppress or absorb this energy. The transient voltage can be limited by capacitors and other energy absorbing devices such as zener diodes connected across the positive and negative input conductors at strategic points in the distribution network. The end-user must ensure that the transient voltage will not exceed the value stated in the Absolute maximum ratings. ETSI TR 100 283 examines the parameters of DC distribution networks and provides guidelines for controlling the transient and reduce its harmful effect.

## Turn on and off input voltage

The product monitors the input voltage and will turn on and turn off at configured thresholds (see Electrical Specification). The turn-on input voltage voltage threshold, defined by command VIN\_ON (0x35), is set higher than the corresponding turn-off threshold, defined by command VIN\_OFF (0x36). Hence, there is a hysteresis between turn-on and turn-off input voltage levels.

## Input voltage transient

The end-user must ensure that the transient voltage will not exceed the value stated in the Datasheet under Absolute maximum ratings of each product. ETSI TR 100 283 examines the parameters of DC distribution networks and provides guidelines for controlling the transient and reduce its harmful effect.

## Input and Output Impedance

The impedance of both the input source and the load will interact with the impedance of the product. It is important that the input source has low characteristic impedance. The electrolytic capacitors will be degraded in low temperature. The needed input capacitance in low temperature should be equivalent to minimum recomended input and output capacitance at 20 °C. The performance in some applications can be enhanced by the addition of external capacitance as described under External decoupling capacitors . If the input voltage source contains significant inductance, the addition of a low ESR ceramic capacitor of  $22 - 100 \,\mu\text{F}$  capacitor across the input of the product will ensure stable operation. The minimum required capacitance value depends on the output power and the input voltage. The higher output power the higher input capacitance is needed.

## External decoupling capacitors

The voltage at the load can be improved by adding decoupling capacitors at the load if loads with significant dynamic currents are required. The most effective technique is to place low ESR capacitors as close to the load as possible, using several parallel capacitors to lower the effective ESR. Ceramic capacitors will handle high-frequency dynamic load changes while the electrolytic capacitors are used to handle low frequency dynamic load changes. It is equally important to use low resistance and low inductance PCB layouts and cabling.

## **Enabling Output Voltage**

The output voltage is controlled by the EN pin and/or the PMBus command OPERATION, depending on the settings of the standard PMBus command ON\_OFF\_CONFIG. Both active high and active low logic of the EN pin is supported. By default the output voltage is enabled by the EN pin using active low or high logic (OPERATION is ignored).

The EN pin has an open collector circuit with internal pull-up resistor. External EN switching device must have a sufficient sink current ability to be able to pull the EN pin voltage down below the logic low threshold level (see Electrical Characteristics). As the BMR316 intentionally was intended as a drop in replacement for the BMR313 module an over Voltage protection Zener diode is connected to GND. This as BMR313 uses 5V logic and BMR316 uses 3.3V logic levels.

This would influence the need for an external source current on EN pin if an external pull-up is needed. Default is the pull-up internal so no additional pull up is needed.

## Soft-start

Once enabled, the output voltage will ramp up to a 4:1 ratio of the input voltage. The ramp up is controlled monotonic and performed in three steps:

- 1. FETs start switching at minimum Duty cycle and switching frequency and updated based on Vout/ Vin ratio with low energy transfer. The ramp is monitored to detect short circuits on the output.
- 2. The output voltage starts ramping up slowly by increasing the switching frequency to nom.
- 3. Approaching the end of the soft start, the duty cycle is slowly increasing the duty cycle to nom.



Ramp up waveform

The BMR 316 start-up sequence does not allow to load the module more than 5A at startup.

To fully load the BMR316 (1000W) it needs to have ended the startup sequence, be in continuous operation mode and have initiated a Power Good signal.

The load during startup is output capacitor dependant and a max allowed output capacitor is 6mF.

Note: The soft-start sequence can not be changed by the user.

#### Pre-bias start-up

The product has a pre-bias start up functionality and will not sink current during start up if a pre-bias source is present at the output terminals. If the pre-bias voltage is lower than the output voltage, the product will ramp up to the target value.

## Over temperature protection (OTP)

The product is protected from thermal overload by an internal over temperature shutdown function. The temperature sensor is located to provide a temperature representative of the module hot spot, see section Thermal Considerations in the datasheet.

The temperature is continuously monitored and when the temperature rises above the configured fault threshold level the product will respond as configured. The product can respond in ways as follows:

- 1. Immediate shutdown of output voltage until the module is re-enabled (latch). Default setting.
- 2. Ignore fault and continue operation. Not recomended.

The default OTP limit is specified in section Electrical Characteristics in the datasheet. The OTP fault and warning limits and response are configured using the PMBus commands OT\_FAULT\_LIMIT(0x4F), OT\_WARN\_LIMIT(0x51) and OT\_FAULT\_RESPONSE(0x50).

## Input Voltage Protections (IUVP, IOVP)

The product monitors the input voltage continuously. If the output voltage is enabled, and the input voltage falls below or rises above the configured threshold levels (see Electrical Specification) the product will respond as configured. The response can be configured in different ways:

- 1. Immediate shutdown of output voltage until the module is re-enabled (latch). Default setting.
- 2. Ignore fault and continue operation. Not recomended.

The protections are configured using the PMBus commands: VIN\_UV\_FAULT\_LIMIT(0x59), VIN\_UV\_FAULT\_RESPONSE(0x5A), VIN\_OV\_FAULT\_LIMIT(0x55) and VIN\_OV\_FAULT\_RESPONSE(0x56).

## Output Voltage Protection (UVP, OVP)

The product includes functionality for under and over voltage warnings and protection of the output voltage. The product can be configured to respond in different ways when the UVP/OVP fault limit is passed:

- 1. Immediate shutdown of output voltage until the module is re-enabled (latch). Default setting.
- 2. Ignore fault and continue operation. Not recomended

The limits and fault responses are configured using the PMBus commands VOUT\_UV\_FAULT\_LIMIT (0x44), VOUT\_OV\_FAULT\_LIMIT(0x40), VOUT\_UV\_WARN\_LIMIT(0x43), VOUT\_OV\_WARN\_LIMIT(0x42), VOUT\_UV\_FAULT\_RESPONSE(0x45) and VOUT\_OV\_FAULT\_RESPONSE(0x41).

For more information, see Technical Reference Document: PMBus.

## Over current protection (OCP)

The product includes robust current limiting functionality for protection of overload at continous operation as well as transients during peak power operation. The OCP function has 4 parts:

- 1. Fast OCP that reacts on pulses down to a few microsecond to approximately 100us and used for protection of higher currents at very fast peak power operation.
- 2. Normal standard PMBus OCP triggers fron 100us up to approximately 20ms
- 3. From 20ms and to continous max TDP, a slow OCP protection is enabled based on averaging power over time. The function is configured to allow a load step from TDP to Peak Power level between 20ms and 200ms
- 4. After 200ms the protection level is configured for continuous operation.

## Short circuit protection

During soft start the output voltage ramp is continuously monitored to detect a short circuit on the output. If the output voltage is not rising as expected, switching will stop and raise Startup OC fault. When there is a short circuit during operation, the module is protected by Over Current Protection.

## Power good

The power good pin (PG) indicates when the product is ready to provide output voltage to the load. After initialization, the PG pin is asserted low until the output voltage is enabled and the soft-start procedure has finished. The product provides a Power Good flag in the Status Word register that indicates the output voltage is within a specified tolerance of its target level and no-fault condition exists.

By default, the PG pin is configured as open drain output, but it is also possible to set the output in push/pull mode by the command MFR\_MULTI\_PIN\_CONFIG (0xF9). The polarity is by default set to active high, the polarity of PG can be set to active low in the command MFR\_CONFIG\_PMBUS(0xC9).

The BMR316 has an options to use open drain circuit with internal or external pull-up resistor on the PG pin. See product options in BMR316 datasheet.

If external PG is chosen, switching device must have a sufficient sink current ability to be able to pull EN pin voltage down below logic low threshold level (see Electrical Characteristics). As the BMR316 intentionally was intended as a drop in replacement for the BMR313 module, an over Voltage protection Zener diode is connected from PG pin to GND.

This as BMR313 uses 5V logic and BMR316 uses 3.3V logic levels.

This would influence the need for external source current on the PG pin if an external pull-up is needed.

#### <u>Note on PG pin:</u>

It is not recommended to use push-pull when paralleling PG- pins.

## Peak power considerations

The DC/DC converter has a peak power level vs time limit set in the technical specification. This in order to handle higher power than the thermal design power (TDP) for the converter during shorter times. The Peak power level is also set in consideration of overshoot from a fast transient, tested from 0 to peak current with a specified di/dt. Thus a higher peak power, up to few standard OCP level, can be achieved but for a shorter period of time. Faster di/dt and higher peak load than specified, might cause current overshoot resulting in OCP fault.

For further assistance, contact your local Flex Power Modules' representative or email us to <u>pm.info@flex.com</u>

## Output ripple and noise

Output ripple and noise measured is performed according to the figure below using evaluation board. See Flex Design Note 022 for detailed information



Output ripple and noise test setup

## Non-Volatile Memory (NVM)

The product incorporates two Non-Volatile Memory areas for storage of the PMBus command values; the Default NVM and the User NVM. The Default NVM is pre-loaded with Flex factory default values. The Default NVM is write-protected and can be used to restore the Flex factory default values through the command RESTORE\_DEFAULT\_ALL (0x12).

The User NVM is pre-loaded with Flex factory default values. The User NVM is writable and open for customization. The values in NVM are loaded during initialization, where after commands can be changed through the PMBus Interface.

The module contains a one-time programmable memory (OTP) used to store configuration settings, which will not be programmed into the device OTP automatically. The STORE\_USER\_ALL(0x15) commands must be used to commit the current settings are transferred from RAM to OTP as device defaults.

Note: The one-time programmable memory (OTP) has limited storing times, frequent use of STORE\_USER\_ALL command can lead to memory space exhaustion. Remaining available memory is displayed in Flex Power Designer.

## Parallel operation Droop Load Share (DLS)

Two or more products may be paralleled. The products provide output voltage droop resistance in secondary transformer winding, which enables direct paralleling. To achieve optimum operation when paralleling modules, it is important to ensure the same PCB routing path resistance between the input terminals and merged output terminals. The output voltage will decrease with increased load current. This feature allows the product to be connected in parallel and share current within 10% accuracy at max output power. This means that up to 90% of max rated current from each module can be utilized.

In applications with several modules in parallel, the PG signal of all modules should be connected together. Further, load shall not be applied unless PG signal is high (= all modules have successfully ramped up).

For further information please contact your local Flex Power Modules' representative or email us at <u>pm.info@flex.com</u>.

## ALERT/SYNC

Alert/Sync pin can configured by MFR\_MULTI\_PIN\_CONFIG (0xF9) command. Alert function can be configured by SMBALERT\_MASK (0x1B). See Technical Reference Document: PMBus.

Synchronizing multiple converters to the same frequency with proper phase shift is often used to reduce the size of input filter, lower the EMI and reduce the voltage and current ripple. The SYNC allows to synchronize the PWM outputs to an external signal or provide a sync signal for other converters to act in synchronization. The BMR 316 needs to have the SYNC pin set to either sync in or sync out by the MFR\_MULTI\_PIN\_CONFIG (0xF9) command. The INTERLEAVE(0x37) command is used to configure the phase of interleaved topologies or the phase of multiple devices in parallel unit applications. It is applied by connecting Nmodules SYNC pins together and programming interleave parallelable module. Alert/SYNC pin is open collector circuit.

Default setting is ALERT function.



## Layout recommendation for parallelling

## Switching frequency

The product is optimized at the frequency given in the Technical Specification under part 1- Electrical Specification. The frequency can not be changed by the user. Please contact your local Flex Power Modules FAE for more details.

# POWER MANAGEMENT

## **PMBUS** overview

This product is equipped with a PMBus interface. The product incorporates a wide range of readable and configurable power management features that are simple to implement with a minimum of external components. Additionally, the product includes protection features that continuously safeguard the load from damage due to unexpected system faults. A fault is also shown as an alert on the SALERT pin. The following product parameters can continuously be monitored by a host: Input voltage, output voltage/ current and internal temperature.

The product is delivered with a default configuration suitable for a wide range operation in terms of input voltage, output voltage, and load. The configuration is stored in an internal Non-Volatile Memory (NVM). All power management functions can be reconfigured using the PMBus interface.

Throughout this document, different PMBus commands are referenced. The Flex Power Designer software suite can be used to configure and monitor this product via the PMBus interface. More information is found on <u>our website</u>.

## SMBus interface

This product provides a PMBus digital interface that enables the user to configure many aspects of the device operation as well as to monitor the input and output voltages, output current and device temperature. The product can be used with any standard two-wire I<sup>2</sup>C (master must allow for clock stretching) or SMBus host device. In addition, the product is compatible with SMBus version 3.0 and includes an SALERT line to help mitigate bandwidth limitations related to continuous fault monitoring. The product supports 100 kHz and 400 kHz bus clock frequency only. The SMBus signals, SCL, SDA and SALERT require passive pull-up resistors as stated in the SMBus Specification. Pull-up resistors are required to guarantee the rise time as follows:

## $T = R_p C_p \le 1 \ \mu s$

where  $R_p$  is the pull-up resistor value and  $C_p$  is the bus load. The maximum allowed bus load is 400 pF. The pull-up resistor should be tied to an external supply between 2.7V to 5.5V, which should be present prior to or during power-up. If the proper power supply is not available, voltage dividers may be applied. Note that in this case, the resistance in the equation above corresponds to parallel connection of the resistors forming the voltage divider.



## **PMBus addressing**

The PMBus address is configured with a resistor, RADDR, connected between the ADDR pin and GND. The value of the resistor decides an index according to the table below. The tolerance of the resistor must be 1% or better.

| Index | Min R | Typ R     | Max R |  |
|-------|-------|-----------|-------|--|
| 0     | 0     | 0         | 0,27  |  |
| 1     | 0,33  | 0,47 0,68 |       |  |
| 2     | 0,91  | 1         | 1,2   |  |
| 3     | 1,5   | 1,6       | 1,87  |  |
| 4     | 2,05  | 2,2       | 2,7   |  |
| 5     | 3     | 3,3       | 3,65  |  |
| 6     | 3,9   | 4,3       | 4,87  |  |
| 7     | 5,36  | 5,6       | 6,49  |  |
| 8     | 7,15  | 8,2       | 9,1   |  |
| 9     | 9,53  | 10        | 12    |  |
| Α     | 13,3  | 15        | 16,9  |  |
| В     | 18    | 22        | 24    |  |
| С     | 26,1  | 33        | 36    |  |
| D     | 39    | 47        | 56    |  |
| E     | 68    | 100       | 110   |  |
| F     | 120   | open      | open  |  |

| Index | Min R | Typ R | Max R |  |
|-------|-------|-------|-------|--|
| 0     | 0     | 0     | 0,43  |  |
| 1     | 0,47  | 0.75  | 1     |  |
| 2     | 1,1   | 1.33  | 1,6   |  |
| 3     | 1,8   | 2     | 2,2   |  |
| 4     | 2,4   | 2.74  | 3     |  |
| 5     | 3,3   | 3.65  | 4,02  |  |
| 6     | 4,42  | 4.87  | 5,36  |  |
| 7     | 5,62  | 6.34  | 7,15  |  |
| 8     | 7,5   | 8.06  | 9,1   |  |
| 9     | 9,53  | 10.5  | 11,5  |  |
| А     | 12,1  | 13.3  | 14,7  |  |
| В     | 15,4  | 16.9  | 17,8  |  |
| С     | 19,6  | 21.5  | 23,7  |  |
| D     | 24,9  | 27.4  | 30,1  |  |
| E     | 33,2  | 34.8  | 36,5  |  |
| F     | 44,2  | open  | open  |  |

Table 1.

Table 2.

Two resistors tables are available. See Product options on page 2 in the data sheet.

The PMBus address is calculated as:

#### PMBus Address = Base Address + Index

Where the base address is defined by bits [31:24] in the PMBus command PMBUS\_ADDRESS (0xC9). Default base addresses for individual product variants are defined in the Product options, giving an address range from 0x10 to 0x1F.

If changing the base address, the change will take effect after the input voltage is cycled.

If address range 0x2n is wanted, the I2C base address needs to be changed as well. For further information please contact your local Flex Power Modules' representative or email us at <u>pm.info@flex.com</u>.

## I2C/SMBus timing

The setup time, t<sub>set</sub>, is the time data, SDA, must be stable before the rising edge of the clock signal, SCL. The hold time t<sub>hold</sub>, is the time data, SDA, must be stable after the rising edge of the clock signal, SCL. If these times are violated incorrect data may be captured or meta-stability may occur and the bus communication may fail. All standard SMBus protocols must be followed, including clock stretching.

This product supports the BUSY flag in the status commands to indicate product being too busy for SMBus response. A bus-free time delay between every SMBus transmission (between every stop & start condition) must occur. Refer to the SMBus specification, for SMBus electrical and timing requirements.

## Monitoring via PMBus

It is possible to continuously monitor a wide variety of parameters through the PMBus interface. These include, but are not limited to, the parameters listed in the table below.

| Parameter      | PMBus command      |  |  |
|----------------|--------------------|--|--|
| Input voltage  | READ_VIN           |  |  |
| Output voltage | READ_VOUT          |  |  |
| Output current | READ_IOUT          |  |  |
| Temperature    | READ_TEMPERATURE_1 |  |  |

These PMBus commands are updated every 0.25 ms.

The temperature sensor is located to provide a temperature reading representative of the module hot spot, see section Thermal Considerations in the datasheet.

## **Monitoring faults**

The user may read PMBus status commands to find out what fault or warning condition occurred, see table below:

| Fault and warning<br>status | PMBus command              |  |  |
|-----------------------------|----------------------------|--|--|
| Overview, Power Good        | STATUS_BYTE<br>STATUS_WORD |  |  |
| Output voltage level        | STATUS_VOUT                |  |  |
| Output current level        | STATUS_IOUT                |  |  |
| Input voltage level         | STATUS_INPUT               |  |  |
| Temperature level           | STATUS_TEMPERATURE         |  |  |
| PMBus communication         | status_cml                 |  |  |
| Miscellaneous               | STATUS_MFR_SPECIFIC        |  |  |

Status bits are asserted until faults and/or warnings are cleared by the CLEAR\_FAULTS (0x03) command. A re-enable of the output voltage will not clear the status bits.

## General PMBus comand summary

PMBus signal interfaces characteristics

| Characteristic                                            | conditions                                                       | minimum | typical                                | maximum | unit |
|-----------------------------------------------------------|------------------------------------------------------------------|---------|----------------------------------------|---------|------|
| PMBus signal interface cl                                 | naracteristics                                                   |         |                                        |         |      |
| External sync pulse width                                 |                                                                  | 150     |                                        |         | ns   |
| Input clock frequency drift tolerance                     | External sync.                                                   | -4      |                                        | 4       | %    |
| Initialization time                                       | From $V_{in} > 27V$ to ready to be enabled                       |         | 30                                     |         | ms   |
| Output voltage total on delay time                        | Enable by input voltage                                          |         | T <sub>INIT</sub> + T <sub>ONdel</sub> |         |      |
|                                                           | Enable by RC or CTRL pin                                         |         | Tondel                                 |         |      |
| Logic output low signal<br>level                          | SCL, DA, SYNC, GCB,<br>SALERT, PG, sink/source<br>current = 4 mA |         |                                        | 0.25    | V    |
| Logic output high signal<br>level                         |                                                                  | 2.7     |                                        |         | V    |
| Logic output low sink<br>current                          |                                                                  |         |                                        | 4       | mA   |
| Logic output high source<br>current                       |                                                                  |         |                                        | 4       | mA   |
| Logic input low threshold                                 | SCL, SDA, CTRL, SYNC                                             |         |                                        | 1.1     | V    |
| Logic input high threshold                                | -                                                                | 2.1     |                                        |         | V    |
| Logic pin input<br>capacitance                            | SCL, SDA, CTRL, SYNC                                             |         | 10                                     |         | pF   |
| Supported SMBus<br>operating frequency                    |                                                                  | 100     |                                        | 400     | kHz  |
| SMBus bus free time                                       | STOP bit to START bit                                            |         | 1.3                                    |         | μs   |
| SMBus SDA setup time from<br>SCL                          |                                                                  |         | 100                                    |         | μs   |
| SMDBus SDA hold time<br>from SCL                          |                                                                  |         | 0                                      |         | ns   |
| SMBus START/STOP<br>condition setup/hold time<br>from SCL |                                                                  |         | 600                                    |         | ns   |
| SCL low period                                            |                                                                  | 1.3     |                                        |         | μs   |
| SCL high period                                           |                                                                  |         | 0.6                                    | 50      | μs   |